2PADCL: TWO PHASE DRIVE ADIABATIC DYNAMIC CMOS LOGIC

Yasuhiro Takahashi†, Youhei Fukuta†, Toshikazu Sekine† and Michio Yokoyama††
†Department of Electrical and Electronic Engineering, Gifu University,
1-1 Yanagido, Gifu-shi, 501-1193, Japan
E-mail: {yasut@, l3124029@guedu, sekine@})cc.gifu-u.ac.jp
††Department of Bio-system Engineering, Yamagata University,
4-3-16 Jonan, Yonezawa-shi, 992-8510 Japan
E-mail: yoko@yz.yamagata-u.ac.jp

ABSTRACT

This paper proposes a noble two-phase drive adiabatic dynamic CMOS logic circuit (2PADCL). The proposed 2PADCL uses two complementary sinusoidal power supply clocks and resembles behavior of static CMOS. As a result, the delay time of the 2PADCL is shorter than that of the conventional ADCL circuit in the second and subsequent stages. The structure of 2PADCL can be also directly derived from static CMOS logic circuits. From the simulation results, we show that the energy consumption of the 2PADCL circuit is lower than those of other diode based adiabatic logic circuits.

1. INTRODUCTION

Adiabatic logic circuit is a new promising approach, which has been originally developed for low power digital circuits [1]–[9]. In many of the earlier papers, the proposed circuits were based on a dynamic operation which calls for four phase power clocking [1], [3], [4]. This type of adiabatic logic suffers from major drawbacks: its clock driver is difficult to design and it cannot provide pipelining. Denker et al. [2], Lau et al. [5] and Ye et al. [6] have presented two-phase drive adiabatic logics, however, these systems require complex circuitry and wire connection for power supply. Adiabatic dynamic CMOS logic (ADCL) is a diode based adiabatic logic which uses one clock supply and is useful for low energy systems [7]–[9]. However, the delay time of each gate is a half period with respect to the periodic power supply voltage in the ADCL circuit. This delay time makes a very clear prediction in regard to the problem difficulty: the larger the number of gate stages becomes, the lower the operating speed of the ADCL [8, Sect. 2]. The ADCL circuit requires also the load capacitor to hold the output voltage [7]. The increase in electric charge/discharge leads to the increase in thermal loss caused by On-state resistance of MOS transistor. Therefore, the design of ADCL logics still requires complex circuits from aspect of hardware implementation.

In this paper, we propose a new topology for the adiabatic dynamic circuit in order to solve the delay problem and the hardware complexity. We also propose a new scheme of generating supply clocks based on the voltage controlled oscillator. The proposed circuit is called two-phase drive adiabatic dynamic CMOS logic (2PADCL). The 2PADCL circuits can be directly converted from static CMOS circuits without drastically increasing the circuit complexity. Through computer simulation, we show that the energy consumption of the 2PADCL circuit is lower than those of other diode based adiabatic logic circuits.

2. ADIABATIC LOGIC

Figures 1(a) and (b) show the conventional ADCL inverter [7] and the modified ADCL [9], respectively. In these circuits, since the output voltage $V_{out}$ of ADCL (or modified ADCL) gate is synchronized with the power supply voltage $V_p$, the operating speed of the ADCL circuits is determined by the frequency of $V_p$. This means that the larger the number of gate stages, the lower the operating speed of the ADCL. Figure 1(c) shows a SPICE simulation result for the four ADCL inverter-chains. From this figure, we found that the delay generated from the power supply is increasingly stored in the second and subsequent stages.

The proposed 2PADCL inverter is shown in the top of Fig. 2(a), where the inverter is operated with complementary phases of power supply signals. The supply waveform consists of two modes, “evaluation” and “hold,” as shown in the bottom of Fig. 2(a). Let us consider the adiabatic mode. When $V_p$ and $V_{̅p}$ are in evaluate mode, there is conducting path(s) in either PMOS devices or NMOS devices. Circuits node are not necessarily charging
and discharging every clock cycle, reducing the node switching activity substantially as shown in Fig. 2(b). Therefore, the speed of 2PADCL circuits is faster than that of ADCL circuits.

The minimum energy consumption in a single inverter is reached when the phase difference between the power supply and the input data is $\pi/2$-rad so that the data is lacking the power supply. When the phase difference is somewhere between 0-rad and $\pi/2$-rad, the slope of the toggling gate’s output is partially in CMOS and partially in adiabatic mode. If the phase difference is thought to be determined by a stochastic process, the functionality of the 2PADCL gate is guaranteed only by the following equation: $f_{clk} > f_s$ where $f_{clk}$ and $f_s$ are the frequency of power supply and the frequency of input signal, respectively. In practice the clocking ratios $f_{clk}/f_s \in \{5, 6, 7, 8, 9, 10\}$ can provide about from 80 to 90% adiabatic operation\(^1\). Therefore, if we select the above ratios (as close to unity as possible), we can reduce the energy consumption of 2PADCL gate. Since 2PADCL gate also is possible to maintain the output voltage without the load capacitor, its energy consumption can be more reduced.

3. SIMULATION

The chain of four inverters was tested by SPICE simulation using a standard 1.2 $\mu$m CMOS process technology provided by VLSI Design and Education Center (VDEC), the University of Tokyo, with the collaboration of On-Semiconductor Corporation. The transistor size $W/L$ is 5.0/1.2 for both of the PMOS and NMOS transistors. In the simulation the clocking ratio $f_{clk}/f_s = 5$ was used.

To evaluate the power savings in the circuits, we compute the energy consumption $E$, which is defined as follows:

$$E = \int_0^{T_s} \left( \sum_{i=1}^n (V_p \times I_p_i) \right) dt,$$

where $T_s (= 1/f_s)$ is the period of the primary input signal, $V_p$ is the power supply voltage, $I_p$ is the power supply current, and $i$ is a number of power supply. Therefore, $E$ is equal to the net energy flowing into the circuit from the power supply line.

Figure 3 shows the comparison of energy consumption of different diode based adiabatic logic families; 2N2D [2], ADL [3], APDL [5], QSERL [6], ADCL [7]
and proposed 2PADCL. Some points not drawn on the graph represent malfunction due to incomplete adiabatic mode. This result shows that the proposed 2PADCL reduces the energy consumption by about two (or four) times as compared to other adiabatic logics in the 1 MHz to 10 MHz range.

4. SUPPLY CLOCK GENERATION

2PADCL saves the energy by returning delivered energy back to the supply. The AC-power supply is needed to efficiently restore the charge, and so we should design an efficient clock circuit which converts DC power to AC. Figure 4 shows the supply clock generation circuit based on the voltage controlled oscillator (VCO). This supply clock generation circuit comprises of the voltage reference, the current mirror and the LC cross coupled oscillator, and then produces two supply clocks which have 180° phase difference. The free-running frequency $f_{clk}$ is determined according to the following equation:

$$f_{clk} = \frac{1}{2\pi \sqrt{(L_1 + L_2)C}}.$$  \hspace{1cm} (2)

The complete clock generator circuits are designed with the device parameters shown in Fig. 4, and has a frequency $f_{clk}$ of 10 MHz. From simulations the generator has an energy conversion efficiency of 97%, and then the provided sinusoidal supply voltages are shown in Fig. 5.

Table 1 summarizes the power dissipation of each functional block of the 2PADCL 100 inverter-chains. To evaluate power dissipation of adiabatic system, simulations were made the following conditions; the free-running frequency of the VCO shown in Fig. 4 was
Figure 4: Voltage controlled oscillator for generating adiabatic power supply/clocks, achieving an energy conversion efficiency of 97%.

![Voltage Controlled Oscillator Diagram](image)

Figure 5: Output voltages of the adiabatic power supply circuit.

![Output Voltages Graph](image)

$f_{clk} = 10$ MHz, input clock frequency was $f_s = 1$ MHz and DC supply voltage was $V_{DD} = 5$ V. From the simulation results, 27.6% power saving is achieved compared to a conventional CMOS.

5. CONCLUSIONS

In this paper, we have presented the two-phase drive adiabatic dynamic CMOS logic and a low-energy diode based adiabatic logic family. The performance of 2P-ADCL has short switching delay and relatively high throughput as compared with that of ADCL. Our simulation result with 2PADCL circuits has indicated a factor of from two to four reductions in energy consumption. The power consumption of a complete adiabatic system, including the generation of the clocked supply voltages by means of a two-phase power clock generator with 97% efficiency, has been about 28% lower than the equivalent static CMOS implementation at $f_s = 1$ MHz.

ACKNOWLEDGMENT

The custom circuits in this paper have been simulated with Cadence/Synopsys tools through the chip fabrication program of VDEC, the University of Tokyo with the collaboration by On-Semiconductor Corporation.

One of the authors (Y. Takahashi) would like to thank Assistant Prof. Dr. Kazuhiro Shouno of the University of Tsukuba for his valuable comments on oscillator analysis.

REFERENCES


