# Adiabatic Array Logic

Yuuki Tomita Graduate School of Engineering, Gifu University, 1-1 Yanagido, Gifu-shi 501-1193 Japan Email: 03124023@edu.gifu-u.ac.jp

*Abstract*— This paper presents an adiabatic logic, which is classified as rank-2 quasi-adiabatic. The proposed circuit which drives a sinusoidal power supply is based on array logic. The proposed logic consists of AND plane using transmission gate and wired-OR plane. Through the computer simulation, we show that the energy consumption of the proposed circuit is lower than that of CMOS logic circuit and lower than that of our previously proposed adiabatic logic circuit.

### I. INTRODUCTION

In the design of low-power VLSI circuits, adiabatic (or energy recovery) logic shows great potential, because they are able to break the lower limit of the energy dissipation in static CMOS which amounts to  $CV_{dd}^2/2$ . Numerous designs of adiabatic logic have been presented [1]-[11]. The different adiabatic logics that have been developed until now can be classified as Asymptotically adiabatic logics [1], [2], and Quasi-adiabatic logics [3]–[11]. The first category comprises structures that require computations to be reversible. The main idea behind the efficient operation of these architectures is to use the reverse computation for discharging in a controlled manner the capacitors that were charged during the forward computation. As their speed of operation approaches zero, these circuits dissipate asymptotically zero energy. Unfortunately, the high number of control signals they require results in relatively complex implementations. The second category is further classified into two groups: Rank-1 quasi-adiabatic [3], [5], [8], [10], [11] and Rank-2 quasi-adiabatic [4], [6], [7], [9]. The rank-1 adiabatic circuits use diodes to circumvent the requirement for reversible computations. The use of diodes results in relatively simple logic architectures with a small number of control lines. Diodes dissipate energy proportional to their threshold voltage, however, thus placing a lower bound on the efficiency of these circuits. The rank-2 is comprised of circuits in which state 0 or 1 is identical to released state and a certain amount of input information is destroyed during the instruction cycle. The energy dissipated per instruction cycle is proportional to  $CV_t^2$ , where  $V_t$  is the absolute value of the transistor threshold voltage. Nevertheless, energy dissipation can be reduced appreciably by lowering the rate of change of the driving voltage.

Yasuhiro Takahashi and Toshikazu Sekine Department of Electrical and Electronic Engineering, Gifu University, 1-1 Yanagido, Gifu-shi 501-1193 Japan Email: {yasut, sekine}@gifu-u.ac.jp

In this paper, we propose an adiabatic array logic, which is classified as rank-2 quasi-adiabatic. The proposed circuit which drives a sinusoidal power supply is based on array logic. The proposed logic consists of AND plane using transmission gate and wired OR plane. Then, through the computer simulation we show that the energy consumption of the proposed circuit is lower than that of CMOS logic circuit and lower than that of adiabatic logic circuit.

#### II. ADIABATIC LOGIC

#### A. Conventional vis-a-vis Adiabatic Switching

The conventional switching can be understood by using a simple CMOS inverter. The CMOS inverter can be considered to consist of a pull-up and pull-down networks connected to a load (or internal) capacitance C. The pull-up and pull-down networks are actually MOS transistors in series with the same load C. Both transistors can be modeled by an ideal switch in series with a resistor which is equal to the corresponding channel resistance of the transistor in the saturation mode, as shown in Fig. 1(a). When a conventional CMOS inverter is set into a logical "1" state, a charge  $Q = CV_{dd}$  is delivered to the load and the energy which the supply applies is  $E_{applied} = QV_{dd} = CV_{dd}^2$ , where  $V_{dd}$  is a DC power supply voltage. The energy stored into the load C is a half of the supplied energy:

$$E_{stored} = \frac{1}{2}CV_{dd}^2.$$
 (1)

The same amount of energy is dissipated during the discharge process in the NMOS pull-down network because no energy can enter the ground rail  $QV_{gnd} = Q \times 0 = 0$ . From the energy conservation law, a conventional CMOS logic emits heat and, in this way, it wastes energy in every charge and discharge cycle:

$$E_{total} = E_{charge} + E_{discharge}$$
  
=  $\frac{1}{2}CV_{dd}^2 + \frac{1}{2}CV_{dd}^2$   
=  $CV_{dd}^2$ . (2)

If the logic is driven by a certain frequency  $f_c (= 1/T_c)$ , where  $T_c$  is the period of the signal, then the power of the



CMOS gate is determined as:

$$P_{total} = \frac{E_{total}}{T_c} = C V_{dd}^2 f.$$
(3)

Adiabatic switching is commonly used to minimize energy loss during charging/discharging. The word "adiabatic" (Greek adiabatos, which means impassable) indicates a state change that occurs without heat loss or gain. During adiabatic switching, all the nodes are charged or discharged at a constant current in order to minimize power dissipation. This is accomplished by using AC power supplies to initially charge the circuit during specific adiabatic phases and then discharge the circuit to recover the supplied charge. The principle of adiabatic switching can be best explained by contrasting it with the conventional dissipative switching technique. The main idea in the adiabatic switching shown in Fig. 1(b) is that transitions are considered to be sufficiently slow so that heat is not emitted significantly. This is made possible by replacing the DC power supply by a resonance LC driver, an oscillator, a clock generator, etc. If a constant current source delivers the  $Q = CV_{dd}$  charge during the time period  $\Delta T$ , the energy

dissipation in the channel resistance R is given by

$$E_{diss} = \xi P \triangle T$$
  
=  $\xi I^2 R \triangle T$   
=  $\xi \left(\frac{CV_{dd}}{\triangle T}\right)^2 R \triangle T,$  (4)

where I is considered as the average of the current flowing to C, and  $\xi$  is a shape factor which depends on the shape of the clock edges [12]. It takes on the minimum value  $\xi_{min} = 1$  if the charge of the load capacitor is DC modulated. For a sinusoidal current,  $\xi = \pi^2/8 = 1.23$ . The above equation indicates that when the charging period  $\Delta T$  is indefinitely long, in theory, the energy dissipation is reduced to zero. This is called an adiabatic switching [1].

## B. Adiabatic Array Logic

Figure 2 shows the proposed adiabatic array logic. This circuit which drives a sinusoidal power supply is based on array logic, and also consists of AND plane using transmission gate and wired OR plane. For a given input, the proposed adiabatic gate is operating as parallel transmission gate chains, which for each time slot have at least one path between the sinusoidal power clock, and the output node set to a logic one. To analyze the circuit, a transmission gate in the ON state is represented with a linear model made up of a resistance R and one capacitance at the output node C [as shown in Fig. 1(b)]. In [12], an ON resistance R has been proposed as follows:

$$R = \frac{1}{V_{dd}} \left[ \frac{1}{\mu_n C_{ox} \frac{W_n}{L_n}} \ln \left( \frac{V_{dd} - V_{tn}}{V_{dd} - V_{tn} - |V_{tp}|} \right) + \frac{1}{\mu_p C_{ox} \frac{W_p}{L_p}} \ln \left( \frac{V_{dd} - |V_{tp}|}{V_{dd} - V_{tn} - |V_{tp}|} \right) + \frac{1}{\mu_p C_{ox} \frac{W_p}{L_p} - \mu_n C_{ox} \frac{W_n}{L_n}} \ln \left( \frac{\mu_p \frac{W_p}{L_p}}{\mu_n \frac{W_n}{L_n}} \right) \right].$$
(5)

Capacitance C is evaluated assuming the triode region for both transistors and is given by

$$C = W\left(\frac{1}{2}L + \Delta L\right)C_{ox} + C_{jB} \tag{6}$$

where,  $\Delta L$  is the overlap and capacitance  $C_{jB}$  is due to the junction between the diffusion and the bulk. Therefore, the power dissipation of proposed circuit depends on the equivalent series ON resistance.

A potential weakness of proposed circuit is high output impedance in AND plane because output impedance and series ON resistance are equivalent. Hence, the number of cascade stage is "*four*" or less from the standpoint of achieving higher output voltage.

#### **III. SIMULATION RESULTS**

To verify the practical applicability of the proposed adiabatic array circuit, we design and simulate an 1-bit full adder.



Fig. 2. Proposed adiabatic array circuit.

Operations of a full adder are defined by the Boolean equations for the sum and carry signals:

$$S_i = X_i Y_i C_i + \overline{X_i} Y_i \overline{C_i} + X_i \overline{Y_i} \ \overline{C_i} + \overline{X_i} \ \overline{Y_i} C_i,$$
(7)

$$C_{i+1} = XY + XC_i + YC_i, \tag{8}$$

where  $X_i$ ,  $Y_i$ , and  $C_i$  are the inputs to the *i*-th full adder stage, and  $S_i$  and  $C_{i+1}$  are the sum and carry outputs from the *i*-the stage, respectively. From the above equation we could actually design the 1-bit full adder which is composed of adiabatic array logic as shown in Fig. 3.

The 1-bit full adder of adiabatic logic as shown in Fig. 3 was tested by SPICE simulation using an 0.18  $\mu$ m, 1.8 V CMOS standard process technology. The transistor size W/L is 0.6  $\mu$ m/0.18  $\mu$ m for both of the PMOS and NMOS transistors. Simulations were carried out for the following purposes: the proposed 1-bit full adder array logic power consumptions in comparison with the circuit obtained using CMOS static, CMOS array, IPAL [9], and 2PADCL [10]. To evaluate the power savings in the circuits, we compute the energy consumption E, which is defined as follows:

$$E = \int_0^{T_s} \left( \sum_{i=1}^n V_{p_i} I_{p_i} \right) dt, \tag{9}$$

where  $T_s$   $(=1/f_s)$  is the period of the primary input signal,  $V_p$  is the power supply voltage,  $I_p$  is the power supply current, and *i* is a number of power supply. Therefore, *E* is equal to the net energy flowing into the circuit from the power supply line.

The SPICE simulation results obtained for the proposed 1-bit full adder are shown in Fig. 4. Figure 4(a) shows the driving voltage of the sinusoidal supply clock, Figs. 4(b) and (c) demonstrate the input signals which is a CMOS compatible rectangular pulse, and Fig. 4(d) shows the output waveform.

Table I summarizes power dissipation and the number of transistors of each logics. From this table some of the results can be summarized as follows:

- 1) The power dissipation of the proposed circuit is the best of the five logic circuits.
- 2) The proposed circuit offers approximately the same number of transistors as IPAL.

## IV. CONCLUSION

In this paper we have presented adiabatic logic using array logic circuit. The proposed adiabatic array logic has constructed by AND plane using transmission gate and Wired-OR plane. From the simulation results, we have found that the power dissipation of proposed adiabatic logic is lower than that of other logic style, and also the number of logic gate is the same as IPAL.

The authors will further evaluate noise performance (i.e. voltage scaling, fun-in/fun-out, etc) in the proposed array logic, as for our future work.

## REFERENCES

- W. C. Athas, L. J. Svensson, J. G. Koller, N. Tzartzains, and E. Y-C. Chou, "Low-power digital systems based on adiabatic-switching principles," *IEEE Trans. VLSI Syst.*, vol. 2 no. 4, pp. 398–407, Dec. 1994.
- [2] S. G. Younis and T. G. Knight, "Asymptotically zero energy split-level charge recovery logic," in *Proc. IEEE Int. Workshop Low Power Design*, CA, April 22–27, 1994, pp. 177–182.
- [3] A. G. Dickinson and J. S. Dencker, "Adiabatic dynamic logic," *IEEE J. Solid-States Circuits.*, vol. 30, no. 3, pp. 311–315, April 1995.
- [4] Y. Moon and D. K. Jeong, "An efficient charge recovery logic circuit," *IEEE J. Solid-States Circuits.*, vol. 31, no. 4, pp. 514–522, April 1996.
- [5] Y. Ye and K. Roy, "Energy recovery circuits using reversible and partially reversible logic," *IEEE Trans. Circuits Syst. 1.*, vol. 43, no. 9, pp. 769–778, Sept. 1996.



Fig. 3. The proposed adiabatic array 1-bit full adder.

- [6] S. Kim and M. C. Papaefthymiou, "True single-phase energy-recovering logic for low-power, high-speed VLSI," in *Proc. IEEE Int. Symp. Low-Power Electronics and Design*, CA, Aug. 10–12, 1998, pp. 167–172.
- [7] D. Maksimović, V. G. Oklobdžija, B. Nikolić, and K. W. Current, "Clocked CMOS adiabatic logic with integrated single-phase power-clock supply," *IEEE Trans. VLSI Syst.*, vol. 8, no. 4, pp. 460–463, Aug. 1998.
- [8] Y. Ye and K. Roy, "QSERL: Quasi-static energy recovery logic," *IEEE J. Solid-States Circuits.*, vol. 36, no. 2, pp. 239–248, Feb. 2001.
- [9] G. Hang and X. Wu, "Improved structure for adiabatic CMOS circuits design," *Microelectronics J.*, vol. 33, no. 5–6, pp. 403–407, May 2002.
- [10] Y. Takahashi, Y. Fukuta, T. Sekine, and M. Yokoyama, "2PADCL: Two phase drive adiabatic dynamic CMOS logic," in *Proc. IEEE Asia-pacific Conf. Circuits and Systems*, Singapore, Dec. 4–7, 2006, pp. 1486–1489.



Fig. 4. Input/output waveforms and supply waveform of the proposed 1-bit full adder.

TABLE I Comparison of Power Dissipation and number of transistors in

| I BIT I GEE ADDER |                   |                       |
|-------------------|-------------------|-----------------------|
|                   | Power dissipation | Number of transistors |
| CMOS static       | 282 fJ            | 56                    |
| CMOS array        | 1.1 nJ            | 62                    |
| IPAL [9]          | 142 fJ            | 34                    |
| 2PADCL [10]       | 140 fJ            | 80                    |
| Adiabatic array   | 1.4 fJ            | 36                    |

- [11] Y. Takahashi, T. Sekine, and M. Yokoyama, "VLSI implementation of a 4×4-bit multiplier in a two phase drive adiabatic dynamic CMOS logic, *IEICE Trans. Electron.*, vol. E90-C, no. 10, pp. 2002–2006, Oct. 2007.
- [12] M. Alioto and G. Palumbo, "Power estimation in adiabatic circuits: A simple and accurate model," *IEEE Trans. VLSI Syst.*, vol. 9, no. 5, pp. 608–615, Oct. 2001.